The following text field will produce suggestions that follow it as you type.

Barnes and Noble

Power-Constrained Testing of VLSI Circuits: A Guide to the IEEE 1149.4 Test Standard / Edition 1

Current price: $109.99
Power-Constrained Testing of VLSI Circuits: A Guide to the IEEE 1149.4 Test Standard / Edition 1
Power-Constrained Testing of VLSI Circuits: A Guide to the IEEE 1149.4 Test Standard / Edition 1

Barnes and Noble

Power-Constrained Testing of VLSI Circuits: A Guide to the IEEE 1149.4 Test Standard / Edition 1

Current price: $109.99

Size: OS

Loading Inventory...
CartBuy Online
*Product information may vary - to confirm product availability, pricing, shipping and return information please contact Barnes and Noble
Minimization of power dissipation in very large scale integrated (VLSI) circuits is important to improve reliability and reduce packaging costs. While many techniques have investigated power minimization during the functional (normal) mode of operation, it is important to examine the power dissipation during the test circuit activity is substantially higher during test than during functional operation. For example, during the execution of built-in self-test (BIST) in-field sessions, excessive power dissipation can decrease the reliability of the circuit under test due to higher temperature and current density.
Power-Constrained Testing of VLSI Circuits focuses on techniques for minimizing power dissipation during test application at logic and register-transfer levels of abstraction of the VLSI design flow. The first part of this book surveys the existing techniques for power constrained testing of VLSI circuits. In the second part, several test automation techniques for reducing power in scan-based sequential circuits and BIST data paths are presented.

More About Barnes and Noble at The Summit

With an excellent depth of book selection, competitive discounting of bestsellers, and comfortable settings, Barnes & Noble is an excellent place to browse for your next book.

Powered by Adeptmind